1.8 V 25-bit 1 : 1 or 14-bit 1 : 2 configurable registered buffer with parity for DDR2-800 RDIMM applications

Rev. 02 — 9 October 2006

**Product data sheet** 

## 1. General description

The SSTUB32866 is a 1.8 V configurable register specifically designed for use on DDR2 memory modules requiring a parity checking function. It is defined in accordance with the JEDEC standard for the SSTUB32866 registered buffer. The register is configurable (using configuration pins C0 and C1) to two topologies: 25-bit 1 : 1 or 14-bit 1 : 2, and in the latter configuration can be designated as Register A or Register B on the DIMM.

The SSTUB32866 accepts a parity bit from the memory controller on its parity bit (PAR\_IN) input, compares it with the data received on the DIMM-independent D-inputs and indicates whether a parity error has occurred on its open-drain QERR pin (active LOW). The convention is even parity, that is, valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit.

The SSTUB32866 is packaged in a 96-ball,  $6 \times 16$  grid, 0.8 mm ball pitch LFBGA package (13.5 mm  $\times$  5.5 mm).

### 2. Features

- Configurable register supporting DDR2 up to 800 MT/s Registered DIMM applications
- Configurable to 25-bit 1 : 1 mode or 14-bit 1 : 2 mode
- Controlled output impedance drivers enable optimal signal integrity and speed
- Meets or exceeds SSTUB32866 JEDEC standard speed performance
- Supports up to 450 MHz clock frequency of operation
- Optimized pinout for high-density DDR2 module design
- Chip-selects minimize power consumption by gating data outputs from changing state
- Supports SSTL\_18 data inputs
- Checks parity on the DIMM-independent data inputs
- Partial parity output and input allows cascading of two SSTUB32866s for correct parity error processing
- Differential clock (CK and CK) inputs
- Supports LVCMOS switching levels on the control and RESET inputs
- Single 1.8 V supply operation (1.7 V to 2.0 V)
- Available in 96-ball, 13.5 mm × 5.5 mm, 0.8 mm ball pitch LFBGA package

## 3. Applications

■ 400 MT/s to 800 MT/s DDR2 registered DIMMs desiring parity checking functionality



#### **Ordering information** 4.

| Type number    | Solder process                        | Package |                                                                                                            |          |  |  |  |
|----------------|---------------------------------------|---------|------------------------------------------------------------------------------------------------------------|----------|--|--|--|
|                |                                       | Name    | Description                                                                                                | Version  |  |  |  |
| SSTUB32866EC/G | Pb-free (SnAgCu solder ball compound) | LFBGA96 | plastic low profile fine-pitch ball grid array package; 96 balls; body $13.5 \times 5.5 \times 1.05$ mm    | SOT536-7 |  |  |  |
| SSTUB32866EC/S | Pb-free (SnAgCu solder ball compound) | LFBGA96 | plastic low profile fine-pitch ball grid array package; 96 balls; body $13.5\times5.5\times1.05~\text{mm}$ | SOT536-7 |  |  |  |

## 4.1 Ordering options

#### **Ordering options** Table 2.

| Type number    | Temperature range                                |
|----------------|--------------------------------------------------|
| SSTUB32866EC/G | $T_{amb} = 0 \ ^{\circ}C \ to \ +70 \ ^{\circ}C$ |
| SSTUB32866EC/S | $T_{amb} = 0 \ ^{\circ}C \ to \ +85 \ ^{\circ}C$ |

#### SSTUB32866\_2 Product data sheet

#### 1.8 V DDR2-800 configurable registered buffer with parity

## 5. Functional diagram



### **NXP Semiconductors**

#### 1.8 V DDR2-800 configurable registered buffer with parity



1.8 V DDR2-800 configurable registered buffer with parity

## 6. Pinning information

### 6.1 Pinning



|  |   | 1      | 2     | 3               | 4               | 5    | 6       |
|--|---|--------|-------|-----------------|-----------------|------|---------|
|  | A | DCKE   | PPO   | VREF            | V <sub>DD</sub> | QCKE | DNU     |
|  | в | D2     | D15   | GND             | GND             | Q2   | Q15     |
|  | С | D3     | D16   | V <sub>DD</sub> | V <sub>DD</sub> | Q3   | Q16     |
|  | D | DODT   | QERR  | GND             | GND             | QODT | DNU     |
|  | Е | D5     | D17   | V <sub>DD</sub> | V <sub>DD</sub> | Q5   | Q17     |
|  | F | D6     | D18   | GND             | GND             | Q6   | Q18     |
|  | H | PAR_IN | RESET | V <sub>DD</sub> | V <sub>DD</sub> | C1   | C0      |
|  |   | СК     | DCS   | GND             | GND             | QCS  | DNU     |
|  | J | Сĸ     | CSR   | V <sub>DD</sub> | V <sub>DD</sub> | n.c. | n.c.    |
|  | K | D8     | D19   | GND             | GND             | Q8   | Q19     |
|  | L | D9     | D20   | V <sub>DD</sub> | V <sub>DD</sub> | Q9   | Q20     |
|  | М | D10    | D21   | GND             | GND             | Q10  | Q21     |
|  | Ν | D11    | D22   | V <sub>DD</sub> | V <sub>DD</sub> | Q11  | Q22     |
|  | Р | D12    | D23   | GND             | GND             | Q12  | Q23     |
|  | R | D13    | D24   | V <sub>DD</sub> | V <sub>DD</sub> | Q13  | Q24     |
|  | т | D14    | D25   | VREF            | V <sub>DD</sub> | Q14  | Q25     |
|  |   |        |       |                 |                 | •    | 002aab1 |

Fig 4. Ball mapping, 1 : 1 register (C0 = 0, C1 = 0)

### **NXP Semiconductors**

### 1.8 V DDR2-800 configurable registered buffer with parity

|   | 1      | 2     | 3               | 4               | 5     | 6        |
|---|--------|-------|-----------------|-----------------|-------|----------|
| А | DCKE   | PPO   | VREF            | V <sub>DD</sub> | QCKEA | QCKEB    |
| В | D2     | DNU   | GND             | GND             | Q2A   | Q2B      |
| С | D3     | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q3A   | Q3B      |
| D | DODT   | QERR  | GND             | GND             | QODTA | QODTB    |
| E | D5     | n.c.  | V <sub>DD</sub> | V <sub>DD</sub> | Q5A   | Q5B      |
| F | D6     | n.c.  | GND             | GND             | Q6A   | Q6B      |
| G | PAR_IN | RESET | V <sub>DD</sub> | V <sub>DD</sub> | C1    | C0       |
| н | СК     | DCS   | GND             | GND             | QCSA  | QCSB     |
| J | СК     | CSR   | V <sub>DD</sub> | V <sub>DD</sub> | n.c.  | n.c.     |
| к | D8     | DNU   | GND             | GND             | Q8A   | Q8B      |
| L | D9     | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q9A   | Q9B      |
| М | D10    | DNU   | GND             | GND             | Q10A  | Q10B     |
| Ν | D11    | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q11A  | Q11B     |
| Р | D12    | DNU   | GND             | GND             | Q12A  | Q12B     |
| R | D13    | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q13A  | Q13B     |
| т | D14    | DNU   | VREF            | V <sub>DD</sub> | Q14A  | Q14B     |
|   |        |       |                 |                 | 1     | 002aab10 |

#### Fig 5. Ball mapping, 1 : 2 Register A (C0 = 0, C1 = 1)

|   | 1      | 2     | 3               | 4               | 5     | 6     |
|---|--------|-------|-----------------|-----------------|-------|-------|
| А | D1     | PPO   | VREF            | V <sub>DD</sub> | Q1A   | Q1B   |
| в | D2     | DNU   | GND             | GND             | Q2A   | Q2B   |
| с | D3     | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q3A   | Q3B   |
| D | D4     | QERR  | GND             | GND             | Q4A   | Q4B   |
| Е | D5     | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q5A   | Q5B   |
| F | D6     | DNU   | GND             | GND             | Q6A   | Q6B   |
| G | PAR_IN | RESET | V <sub>DD</sub> | V <sub>DD</sub> | C1    | C0    |
| н | СК     | DCS   | GND             | GND             | QCSA  | QCSB  |
| J | CK     | CSR   | V <sub>DD</sub> | V <sub>DD</sub> | n.c.  | n.c.  |
| к | D8     | DNU   | GND             | GND             | Q8A   | Q8B   |
| L | D9     | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q9A   | Q9B   |
| м | D10    | DNU   | GND             | GND             | Q10A  | Q10B  |
| Ν | DODT   | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | QODTA | QODTE |
| Ρ | D12    | DNU   | GND             | GND             | Q12A  | Q12B  |
| R | D13    | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q13A  | Q13B  |
| т | DCKE   | DNU   | VREF            | V <sub>DD</sub> | QCKEA | QCKEE |

#### Fig 6. Ball mapping, 1 : 2 Register B (C0 = 1, C1 = 1)

### 6.2 Pin description

| Table 3. Pin                                                               | description                                                          |                       |                                                                                                                            |
|----------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|
| Symbol                                                                     | Pin                                                                  | Туре                  | Description                                                                                                                |
| GND                                                                        | B3, B4, D3, D4, F3, F4,<br>H3, H4, K3, K4, M3,<br>M4, P3, P4         | ground input          | ground                                                                                                                     |
| V <sub>DD</sub>                                                            | A4, C3, C4, E3, E4,<br>G3, G4, J3, J4, L3, L4,<br>N3, N4, R3, R4, T4 | 1.8 V nominal         | power supply voltage                                                                                                       |
| VREF                                                                       | A3, T3                                                               | 0.9 V nominal         | input reference voltage                                                                                                    |
| СК                                                                         | H1                                                                   | differential input    | positive master clock input                                                                                                |
| CK                                                                         | J1                                                                   | differential input    | negative master clock input                                                                                                |
| C0                                                                         | G6                                                                   | LVCMOS inputs         | Configuration control inputs; Register A or Register B and                                                                 |
| C1                                                                         | G5                                                                   |                       | 1 : 1 mode or 1 : 2 mode select.                                                                                           |
| RESET                                                                      | G2                                                                   | LVCMOS input          | Asynchronous reset input (active LOW). Resets registers and disables VREF data and clock.                                  |
| CSR                                                                        | J2                                                                   | SSTL_18 input         | Chip select inputs (active LOW). Disables D1 to D25[1]                                                                     |
| DCS                                                                        | H2                                                                   |                       | outputs switching when both inputs are HIGH.                                                                               |
| D1 to D25                                                                  | [2]                                                                  | SSTL_18 input         | Data input. Clocked in on the crossing of the rising edge of CK and the falling edge of $\overline{CK}$ .                  |
| DODT                                                                       | [2]                                                                  | SSTL_18 input         | The outputs of this register bit will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control. |
| DCKE                                                                       | [2]                                                                  | SSTL_18 input         | The outputs of this register bit will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control. |
| PAR_IN                                                                     | G1                                                                   | SSTL_18 input         | Parity input. Arrives one clock cycle after the corresponding data input.                                                  |
| Q1 to Q25,<br>Q2A to Q14A,<br>Q1B to Q14B                                  | [2]                                                                  | 1.8 V CMOS<br>outputs | Data outputs that are suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control. <sup>[3]</sup>         |
| PPO                                                                        | A2                                                                   | 1.8 V CMOS<br>output  | Partial parity out. Indicates odd parity of inputs D1 to D25.[1]                                                           |
| $\overline{\text{QCS}}, \overline{\text{QCSA}}, \\ \overline{\text{QCSB}}$ | [2]                                                                  | 1.8 V CMOS<br>output  | Data output that will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.                 |
| QODT, QODTA,<br>QODTB                                                      | [2]                                                                  | 1.8 V CMOS<br>output  | Data output that will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.                 |
| QCKE,<br>QCKEA,<br>QCKEB                                                   | [2]                                                                  | 1.8 V CMOS<br>output  | Data output that will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.                 |
| QERR                                                                       | D2                                                                   | open-drain<br>output  | Output error bit (active LOW). Generated one clock cycle after the corresponding data output.                              |
| n.c.                                                                       | [2]                                                                  | -                     | Not connected. Ball present but no internal connection to the die.                                                         |
| DNU                                                                        | [2]                                                                  | -                     | Do not use. Inputs are in standby-equivalent mode and outputs are driven LOW.                                              |

[1] Data inputs = D2, D3, D5, D6, D8 to D25 when C0 = 0 and C1 = 0.
 Data inputs = D2, D3, D5, D6, D8 to D14 when C0 = 0 and C1 = 1.
 Data inputs = D1 to D6, D8 to D10, D12, D13 when C0 = 1 and C1 = 1.

[2] Depends on configuration. See Figure 4, Figure 5, and Figure 6 for ball number.

## 7. Functional description

The SSTUB32866 is a 25-bit 1 : 1 or 14-bit 1 : 2 configurable registered buffer with parity, designed for 1.7 V to 2.0 V  $V_{DD}$  operation.

All clock and data inputs are compatible with the JEDEC standard for SSTL\_18. The control and reset (RESET) inputs are LVCMOS. All data outputs are 1.8 V CMOS drivers that have been optimized to drive the DDR2 DIMM load, and meet SSTL\_18 specifications. The error (QERR) output is 1.8 V open-drain driver.

The SSTUB32866 operates from a differential clock (CK and  $\overline{CK}$ ). Data are registered at the crossing of CK going HIGH, and  $\overline{CK}$  going LOW.

The C0 input controls the pinout configuration for the 1 : 2 pinout from A configuration (when LOW) to B configuration (when HIGH). The C1 input controls the pinout configuration from 25-bit 1 : 1 (when LOW) to 14-bit 1 : 2 (when HIGH).

The SSTUB32866 accepts a parity bit from the memory controller on its parity bit (PAR\_IN) input, compares it with the data received on the DIMM-independent D-inputs and indicates whether a parity error has occurred on its open-drain QERR pin (active LOW). The convention is even parity, that is, valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit.

When used as a single device, the C0 and C1 inputs are tied LOW. In this configuration, parity is checked on the PAR\_IN input which arrives one cycle after the input data to which it applies. The Partial-Parity-Out (PPO) and QERR signals are produced three cycles after the corresponding data inputs.

When used in pairs, the C0 input of the first register is tied LOW and the C0 input of the second register is tied HIGH. The C1 input of both registers are tied HIGH. Parity, which arrives one cycle after the data input to which it applies, is checked on the PAR\_IN input of the first device. The PPO and QERR signals are produced on the second device three clock cycles after the corresponding data inputs. The PPO output of the first register is cascaded to the PAR\_IN of the second register. The QERR output of the first register is left floating and the valid error information is latched on the QERR output of the second register.

If an error occurs and the  $\overline{\text{QERR}}$  output is driven LOW, it stays latched LOW for two clock cycles or until  $\overline{\text{RESET}}$  is driven LOW. The DIMM-dependent signals (DCKE,  $\overline{\text{DCS}}$ , DODT, and  $\overline{\text{CSR}}$ ) are not included in the parity check computation.

The device supports low-power standby operation. When RESET is LOW, the differential input receivers are disabled, and undriven (floating) data, clock and reference voltage (VREF) inputs are allowed. In addition, when RESET is LOW all registers are reset, and all outputs are forced LOW. The LVCMOS RESET input must always be held at a valid logic HIGH or LOW level.

#### 1.8 V DDR2-800 configurable registered buffer with parity

The device also supports low-power active operation by monitoring both system chip select ( $\overline{DCS}$  and  $\overline{CSR}$ ) inputs and will gate the Qn and PPO outputs from changing states when both  $\overline{DCS}$  and  $\overline{CSR}$  inputs are HIGH. If either  $\overline{DCS}$  or  $\overline{CSR}$  input is LOW, the Qn and PPO outputs will function normally. The RESET input has priority over the  $\overline{DCS}$  and  $\overline{CSR}$  control and when driven LOW will force the Qn and PPO outputs LOW, and the  $\overline{QERR}$  output HIGH. If the  $\overline{DCS}$  control functionality is not desired, then the  $\overline{CSR}$  input can be hard-wired to ground, in which case, the setup time requirement for  $\overline{DCS}$  would be the same as for the other Dn data inputs. To control the low-power mode with  $\overline{DCS}$  only, then the  $\overline{CSR}$  input should be pulled up to  $V_{DD}$  through a pull-up resistor.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the LOW state during power-up.

In the DDR2 RDIMM application,  $\overrightarrow{RESET}$  is specified to be completely asynchronous with respect to CK and  $\overrightarrow{CK}$ . Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the Qn outputs will be driven LOW quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are LOW, and the clock is stable during the time from the LOW-to-HIGH transition of  $\overrightarrow{RESET}$  until the input receivers are fully enabled, the design of the SSTUB32866 must ensure that the outputs will remain LOW, thus ensuring no glitches on the output.

### 7.1 Function table

**Table 4.** Function table (each flip-flop) L = LOW voltage level; H = HIGH voltage level; X = don't care;  $\uparrow = LOW$ -to-HIGH transition;  $\downarrow = HIGH$ -to-LOW transition.

|       |               | In            | puts          |               |                     |                       | Outputs <sup>[1]</sup> |                       |
|-------|---------------|---------------|---------------|---------------|---------------------|-----------------------|------------------------|-----------------------|
| RESET | DCS           | CSR           | СК            | CK            | Dn, DODTn,<br>DCKEn | Qn                    | QCS                    | QODT,<br>QCKE         |
| Н     | L             | L             | $\uparrow$    | $\downarrow$  | L                   | L                     | L                      | L                     |
| Н     | L             | L             | $\uparrow$    | $\downarrow$  | Н                   | Н                     | L                      | Н                     |
| Н     | L             | L             | L or H        | L or H        | х                   | $Q_0$                 | $Q_0$                  | $Q_0$                 |
| Н     | L             | Н             | $\uparrow$    | $\downarrow$  | L                   | L                     | L                      | L                     |
| Н     | L             | Н             | $\uparrow$    | $\downarrow$  | Н                   | Н                     | L                      | Н                     |
| Н     | L             | Н             | L or H        | L or H        | Х                   | $Q_0$                 | $Q_0$                  | $Q_0$                 |
| Н     | Н             | L             | $\uparrow$    | $\downarrow$  | L                   | L                     | Н                      | L                     |
| Н     | Н             | L             | $\uparrow$    | $\downarrow$  | Н                   | Н                     | Н                      | Н                     |
| Н     | Н             | L             | L or H        | L or H        | Х                   | $Q_0$                 | $Q_0$                  | $Q_0$                 |
| Н     | Н             | Н             | ↑             | $\downarrow$  | L                   | $Q_0$                 | Н                      | L                     |
| Н     | Н             | Н             | $\uparrow$    | $\downarrow$  | Н                   | $Q_0$                 | Н                      | Н                     |
| Н     | Н             | Н             | L or H        | L or H        | Х                   | <b>Q</b> <sub>0</sub> | Q <sub>0</sub>         | <b>Q</b> <sub>0</sub> |
| L     | X or floating       | L                     | L                      | L                     |

[1] Q<sub>0</sub> is the previous state of the associated output.

#### 1.8 V DDR2-800 configurable registered buffer with parity

|       |               |               | Inputs        |               |                                                                                           |               | Outp               | outs <sup>[1]</sup> |
|-------|---------------|---------------|---------------|---------------|-------------------------------------------------------------------------------------------|---------------|--------------------|---------------------|
| RESET | DCS           | CSR           | СК            | CK            | $\begin{array}{c} \Sigma \text{ of inputs = H} \\ \text{(D1 to D25)} \end{array}  PAR_IN$ |               | PPO <sup>[3]</sup> | QERR <sup>[4]</sup> |
| Н     | L             | Х             | $\uparrow$    | $\downarrow$  | even                                                                                      | L             | L                  | Н                   |
| Н     | L             | Х             | $\uparrow$    | $\downarrow$  | odd                                                                                       | L             | Н                  | L                   |
| Н     | L             | Х             | $\uparrow$    | $\downarrow$  | even                                                                                      | Н             | Н                  | L                   |
| Н     | L             | Х             | $\uparrow$    | $\downarrow$  | odd                                                                                       | Н             | L                  | Н                   |
| Н     | Н             | L             | $\uparrow$    | $\downarrow$  | even                                                                                      | L             | L                  | Н                   |
| Н     | Н             | L             | $\uparrow$    | $\downarrow$  | odd                                                                                       | L             | Н                  | L                   |
| Н     | Н             | L             | $\uparrow$    | $\downarrow$  | even                                                                                      | Н             | Н                  | L                   |
| Н     | Н             | L             | $\uparrow$    | $\downarrow$  | odd                                                                                       | Н             | L                  | Н                   |
| Н     | Н             | Н             | $\uparrow$    | $\downarrow$  | Х                                                                                         | Х             | PPO <sub>0</sub>   | $\overline{QERR}_0$ |
| Н     | Х             | Х             | L or H        | L or H        | Х                                                                                         | Х             | PPO <sub>0</sub>   | $\overline{QERR}_0$ |
| L     | X or floating                                                                             | X or floating | L                  | Н                   |

#### Table 5. Parity and standby function table

L = LOW voltage level; H = HIGH voltage level; X = don't care;  $\uparrow = LOW$ -to-HIGH transition;  $\downarrow = HIGH$ -to-LOW transition.

[1] PPO<sub>0</sub> is the previous state of output PPO;  $\overline{\text{QERR}}_0$  is the previous state of output  $\overline{\text{QERR}}$ .

[2] Data inputs = D2, D3, D5, D6, D8 to D25 when C0 = 0 and C1 = 0.
 Data inputs = D2, D3, D5, D6, D8 to D14 when C0 = 0 and C1 = 1.
 Data inputs = D1 to D6, D8 to D10, D12, D13 when C0 = 1 and C1 = 1.

[3] PAR\_IN arrives one clock cycle (C0 = 0), or two clock cycles (C0 = 1), after the data to which it applies.

[4] This condition assumes QERR is HIGH at the crossing of CK going HIGH and CK going LOW. If QERR is LOW, it stays latched LOW for two clock cycles or until RESET is driven LOW.

## 8. Limiting values

#### Table 6.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                                                     | Conditions                                                 | Min                   | Max                                  | Unit |
|------------------|---------------------------------------------------------------|------------------------------------------------------------|-----------------------|--------------------------------------|------|
| V <sub>DD</sub>  | supply voltage                                                |                                                            | -0.5                  | +2.5                                 | V    |
| VI               | input voltage                                                 | receiver                                                   | -0.5 <mark>[1]</mark> | +2.5 <sup>[2]</sup>                  | V    |
| Vo               | output voltage                                                | driver                                                     | -0.5 <mark>[1]</mark> | V <sub>DD</sub> + 0.5 <sup>[2]</sup> | V    |
| I <sub>IK</sub>  | input clamping current                                        | $V_I < 0 V \text{ or } V_I > V_{DD}$                       | -                     | -50                                  | mA   |
| I <sub>OK</sub>  | output clamping current                                       | $V_O < 0 V \text{ or } V_O > V_{DD}$                       | -                     | ±50                                  | mA   |
| lo               | output current                                                | continuous; 0 V < $V_O$ < $V_{DD}$                         | -                     | ±50                                  | mA   |
| Iccc             | continuous current through<br>each V <sub>DD</sub> or GND pin |                                                            | -                     | ±100                                 | mA   |
| T <sub>stg</sub> | storage temperature                                           |                                                            | -65                   | +150                                 | °C   |
| V <sub>esd</sub> | electrostatic discharge                                       | trostatic discharge Human Body Model (HBM); 1.5 kΩ; 100 pF |                       | -                                    | kV   |
|                  | voltage                                                       | Machine Model (MM); 0 Ω; 200 pF                            | 200                   | -                                    | V    |

[1] The input and output negative voltage ratings may be exceeded if the input and output clamping current ratings are observed.

[2] This value is limited to 2.5 V maximum.

SSTUB32866\_2
Product data sheet

1.8 V DDR2-800 configurable registered buffer with parity

## 9. Recommended operating conditions

| Table 7.            | Recommended operating co        | onditions                         |     |                             |                     |                             |      |
|---------------------|---------------------------------|-----------------------------------|-----|-----------------------------|---------------------|-----------------------------|------|
| Symbol              | Parameter                       | Conditions                        |     | Min                         | Тур                 | Max                         | Unit |
| V <sub>DD</sub>     | supply voltage                  |                                   |     | 1.7                         | -                   | 2.0                         | V    |
| V <sub>ref</sub>    | reference voltage               |                                   |     | $0.49 \times V_{DD}$        | $0.50\times V_{DD}$ | $0.51 \times V_{\text{DD}}$ | V    |
| VT                  | termination voltage             |                                   |     | $V_{ref} - 0.040$           | V <sub>ref</sub>    | V <sub>ref</sub> + 0.040    | V    |
| VI                  | input voltage                   |                                   |     | 0                           | -                   | V <sub>DD</sub>             | V    |
| V <sub>IH(AC)</sub> | AC HIGH-level input voltage     | data (Dn), CSR, and PAR_IN inputs |     | V <sub>ref</sub> + 0.250    | -                   | -                           | V    |
| V <sub>IL(AC)</sub> | AC LOW-level input voltage      | data (Dn), CSR, and PAR_IN inputs |     | -                           | -                   | $V_{ref} - 0.250$           | V    |
| V <sub>IH(DC)</sub> | DC HIGH-level input voltage     | data (Dn), CSR, and PAR_IN inputs |     | V <sub>ref</sub> + 0.125    | -                   | -                           | V    |
| V <sub>IL(DC)</sub> | DC LOW-level input voltage      | data (Dn), CSR, and PAR_IN inputs |     | -                           | -                   | $V_{ref} - 0.125$           | V    |
| V <sub>IH</sub>     | HIGH-level input voltage        | RESET, Cn                         | [1] | $0.65 \times V_{\text{DD}}$ | -                   | -                           | V    |
| VIL                 | LOW-level input voltage         | RESET, Cn                         | [1] | -                           | -                   | $0.35 \times V_{DD}$        | V    |
| V <sub>ICR</sub>    | common mode input voltage range | CK, <del>CK</del>                 | [2] | 0.675                       | -                   | 1.125                       | V    |
| V <sub>ID</sub>     | differential input voltage      | CK, <del>CK</del>                 | [2] | 600                         | -                   | -                           | mV   |
| I <sub>OH</sub>     | HIGH-level output current       |                                   |     | -                           | -                   | -8                          | mA   |
| l <sub>OL</sub>     | LOW-level output current        |                                   |     | -                           | -                   | 8                           | mA   |
| T <sub>amb</sub>    | ambient temperature             | operating in free air             |     |                             |                     |                             |      |
|                     |                                 | SSTUB32866EC/G                    |     | 0                           | -                   | 70                          | °C   |
|                     |                                 | SSTUB32866EC/S                    |     | 0                           | -                   | 85                          | °C   |

[1] The RESET and Cn inputs of the device must be held at valid levels (not floating) to ensure proper device operation.

[2] The differential inputs must not be floating, unless **RESET** is LOW.

### 1.8 V DDR2-800 configurable registered buffer with parity

## **10. Characteristics**

#### Table 8. Characteristics

At recommended operating conditions (see <u>Table 7</u>); unless otherwise specified.

|                  | -                                    | ·                                                                                                                                                                                                                                                                         |     | _   |     |      |
|------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Symbol           | Parameter                            | Conditions                                                                                                                                                                                                                                                                | Min | Тур | Max | Unit |
| V <sub>OH</sub>  | HIGH-level output voltage            | $I_{OH} = -6 \text{ mA}; V_{DD} = 1.7 \text{ V}$                                                                                                                                                                                                                          | 1.2 | -   | -   | V    |
| V <sub>OL</sub>  | LOW-level output voltage             | $I_{OL}$ = 6 mA; $V_{DD}$ = 1.7 V                                                                                                                                                                                                                                         | -   | -   | 0.5 | V    |
| lı               | input current                        | all inputs; $V_I = V_{DD}$ or GND; $V_{DD} = 2.0 \text{ V}$                                                                                                                                                                                                               | -   | -   | ±5  | μΑ   |
| I <sub>DD</sub>  | supply current                       | static Standby mode; $\overline{\text{RESET}}$ = GND;<br>I <sub>O</sub> = 0 mA; V <sub>DD</sub> = 2.0 V                                                                                                                                                                   | -   | -   | 100 | μA   |
|                  |                                      | static Operating mode; $\overline{RESET} = V_{DD}$ ;<br>I <sub>O</sub> = 0 mA; V <sub>DD</sub> = 2.0 V;<br>V <sub>I</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub>                                                                                                    | -   | -   | 40  | mA   |
| I <sub>DDD</sub> | dynamic operating current per<br>MHz | clock only; $\overline{\text{RESET}} = V_{DD}$ ;<br>$V_I = V_{IH(AC)}$ or $V_{IL(AC)}$ ; CK and $\overline{CK}$<br>switching at 50 % duty cycle; $I_0 = 0$ mA;<br>$V_{DD} = 1.8$ V                                                                                        | -   | 16  | -   | μA   |
|                  |                                      | per each data input, 1 : 1 mode;<br>RESET = $V_{DD}$ ; $V_I = V_{IH(AC)}$ or $V_{IL(AC)}$ ;<br>CK and CK switching at 50 % duty<br>cycle; one data input switching at half<br>clock frequency, 50 % duty cycle;<br>$I_O = 0$ mA; $V_{DD} = 1.8$ V                         | -   | 11  | -   | μΑ   |
|                  |                                      | per each data input, 1 : 2 mode;<br>$\overline{RESET} = V_{DD}$ ; $V_I = V_{IH(AC)}$ or $V_{IL(AC)}$ ;<br>CK and $\overline{CK}$ switching at 50 % duty<br>cycle; one data input switching at half<br>clock frequency, 50 % duty cycle;<br>$I_O = 0$ mA; $V_{DD} = 1.8$ V | -   | 19  | -   | μΑ   |
| Ci               | input capacitance                    | data and $\overline{\text{CSR}}$ inputs;<br>V <sub>I</sub> = V <sub>ref</sub> ± 250 mV; V <sub>DD</sub> = 1.8 V                                                                                                                                                           | 2.5 | -   | 3.5 | pF   |
|                  |                                      | CK and $\overline{CK}$ inputs; V <sub>ICR</sub> = 0.9 V;<br>V <sub>i(p-p)</sub> = 600 mV; V <sub>DD</sub> = 1.8 V                                                                                                                                                         | 2   | -   | 3   | pF   |
|                  |                                      | $\overline{\text{RESET}} \text{ input; } V_{\text{I}} = V_{\text{DD}} \text{ or GND;}$ $V_{\text{DD}} = 1.8 \text{ V}$                                                                                                                                                    | 3   | -   | 4   | pF   |

#### 1.8 V DDR2-800 configurable registered buffer with parity

#### Table 9. Timing requirements

At recommended operating conditions (see Table 7), unless otherwise specified. See Section 11.1.

| Symbol             | Parameter                         | Conditions                                                                                                                                                                                                                        |        | Min | Тур | Max | Unit |
|--------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|------|
| f <sub>clock</sub> | clock frequency                   |                                                                                                                                                                                                                                   |        | -   | -   | 450 | MHz  |
| t <sub>W</sub>     | pulse width                       | CK, CK HIGH or LOW                                                                                                                                                                                                                |        | 1   | -   | -   | ns   |
| t <sub>ACT</sub>   | differential inputs active time   |                                                                                                                                                                                                                                   | [1][2] | -   | -   | 10  | ns   |
| t <sub>INACT</sub> | differential inputs inactive time |                                                                                                                                                                                                                                   | [1][3] | -   | -   | 15  | ns   |
| t <sub>su</sub>    | setup time                        | $\overline{\text{DCS}}$ before CK $\uparrow$ , $\overline{\text{CK}}\downarrow$ , $\overline{\text{CSR}}$ HIGH;<br>$\overline{\text{CSR}}$ before CK $\uparrow$ , $\overline{\text{CK}}\downarrow$ , $\overline{\text{DCS}}$ HIGH |        | 0.6 | -   | -   | ns   |
|                    |                                   | $\overline{DCS}$ before CK <sup>↑</sup> , $\overline{CK}$ , $\overline{CSR}$ LOW                                                                                                                                                  |        | 0.5 | -   | -   | ns   |
|                    |                                   | DODT, DCKE and data (Dn) before CK1, $\overrightarrow{\text{CK}}\downarrow$                                                                                                                                                       |        | 0.5 | -   | -   | ns   |
|                    |                                   | PAR_IN before CK $\uparrow$ , $\overline{CK}\downarrow$                                                                                                                                                                           |        | 0.5 | -   | -   | ns   |
| t <sub>h</sub>     | hold time                         | DCS, DODT, DCKE and data (Dn) after CK1, $\overline{\text{CK}}\downarrow$                                                                                                                                                         |        | 0.4 | -   | -   | ns   |
|                    |                                   | PAR_IN after CK $\uparrow$ , $\overline{CK}\downarrow$                                                                                                                                                                            |        | 0.4 | -   | -   | ns   |
|                    |                                   |                                                                                                                                                                                                                                   |        |     |     |     |      |

[1] This parameter is not necessarily production tested.

[2] VREF must be held at a valid input voltage level and data inputs must be held LOW for a minimum time of t<sub>ACT(max)</sub> after RESET is taken HIGH.

[3] VREF, data and clock inputs must be held at valid levels (not floating) a minimum time of t<sub>INACT(max)</sub> after RESET is taken LOW.

#### Table 10. Switching characteristics

At recommended operating conditions (see Table 7), unless otherwise specified. See Section 11.1.

| Symbol             | Parameter                                        | Conditions                                                                   |            | Min | Тур | Max | Unit |
|--------------------|--------------------------------------------------|------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| f <sub>max</sub>   | maximum input clock frequency                    |                                                                              |            | 450 | -   | -   | MHz  |
| t <sub>PDM</sub>   | peak propagation delay                           | single bit switching; from CK $\uparrow$ and $\overline{CK}\downarrow$ to Qn | <u>[1]</u> | 1.1 | -   | 1.5 | ns   |
| t <sub>PD</sub>    | propagation delay                                | from CK $\uparrow$ and $\overline{CK}\downarrow$ to PPO                      |            | 0.5 | -   | 1.7 | ns   |
| t <sub>LH</sub>    | LOW-to-HIGH delay                                | from CK $\uparrow$ and $\overline{CK}\downarrow$ to $\overline{QERR}$        |            | 1.2 | -   | 3   | ns   |
| t <sub>HL</sub>    | HIGH-to-LOW delay                                | from CK $\uparrow$ and $\overline{CK}\downarrow$ to $\overline{QERR}$        |            | 1   | -   | 2.4 | ns   |
| t <sub>PDMSS</sub> | simultaneous switching peak<br>propagation delay | from CK $\uparrow$ and $\overline{CK}\downarrow$ to Qn                       | [1][2]     | -   | -   | 1.6 | ns   |
| t <sub>PHL</sub>   | HIGH-to-LOW propagation delay                    | from $\overline{RESET} \downarrow$ to $Qn \downarrow$                        |            | -   | -   | 3   | ns   |
|                    |                                                  | from $\overline{RESET} \downarrow$ to $PPO \downarrow$                       |            | -   | -   | 3   | ns   |
| t <sub>PLH</sub>   | LOW-to-HIGH propagation delay                    | from $\overline{RESET}\downarrow$ to $\overline{QERR}\uparrow$               |            | -   | -   | 3   | ns   |

[1] Includes 350 ps of test load transmission line delay.

[2] This parameter is not necessarily production tested.

#### Table 11. Data output edge rates

At recommended operating conditions (see Table 7), unless otherwise specified. See Section 11.2.

| Symbol          | Parameter                                       | Conditions                           | Min | Тур | Max | Unit |
|-----------------|-------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| dV/dt_r         | rising edge slew rate                           | from 20 % to 80 %                    | 1   | -   | 4   | V/ns |
| dV/dt_f         | falling edge slew rate                          | from 80 % to 20 %                    | 1   | -   | 4   | V/ns |
| dV/dt_ $\Delta$ | absolute difference between dV/dt_r and dV/dt_f | from 20 % or 80 %<br>to 80 % or 20 % | -   | -   | 1   | V/ns |

#### 1.8 V DDR2-800 configurable registered buffer with parity



## 10.1 Timing diagrams

### **NXP Semiconductors**

# **SSTUB32866**

1.8 V DDR2-800 configurable registered buffer with parity



### **NXP Semiconductors**

# **SSTUB32866**

#### 1.8 V DDR2-800 configurable registered buffer with parity



## **11. Test information**

#### 11.1 Parameter measurement information for data output load circuit

 $V_{DD}$  = 1.8 V  $\pm$  0.1 V.

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz; Z<sub>0</sub> = 50  $\Omega$ ; input slew rate = 1 V/ns ± 20 %, unless otherwise specified.

The outputs are measured one at a time with one transition per measurement.





### **NXP Semiconductors**

# **SSTUB32866**

#### 1.8 V DDR2-800 configurable registered buffer with parity







#### 1.8 V DDR2-800 configurable registered buffer with parity

#### 11.2 Data output slew rate measurement information

 $V_{DD}$  = 1.8 V  $\pm$  0.1 V.

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz; Z<sub>0</sub> = 50  $\Omega$ ; input slew rate = 1 V/ns  $\pm$  20 %, unless otherwise specified.











#### 11.3 Error output load circuit and voltage measurement information

 $V_{DD} = 1.8 \text{ V} \pm 0.1 \text{ V}.$ 

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz; Z<sub>0</sub> = 50  $\Omega$ ; input slew rate = 1 V/ns ± 20 %, unless otherwise specified.







#### 1.8 V DDR2-800 configurable registered buffer with parity



## 11.4 Partial parity out load circuit and voltage measurement information

 $V_{DD}$  = 1.8 V  $\pm$  0.1 V.

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz; Z<sub>0</sub> = 50  $\Omega$ ; input slew rate = 1 V/ns ± 20 %, unless otherwise specified.





### **NXP Semiconductors**

# **SSTUB32866**

#### 1.8 V DDR2-800 configurable registered buffer with parity



1.8 V DDR2-800 configurable registered buffer with parity

## 12. Package outline



LFBGA96: plastic low profile fine-pitch ball grid array package; 96 balls; body 13.5 x 5.5 x 1.05 mm SOT536-1

#### Fig 27. Package outline SOT536-1 (LFBGA96)

## 13. Soldering

#### **13.1** Introduction to soldering surface mount packages

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 13.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method.

Typical reflow temperatures range from 215 °C to 260 °C depending on solder paste material. The peak top-surface temperature of the packages should be kept below:

 Table 12.
 SnPb eutectic process - package peak reflow temperatures (from J-STD-020C)

| Package thickness | Volume mm <sup>3</sup> < 350 | Volume $mm^3 \ge 350$ |
|-------------------|------------------------------|-----------------------|
| < 2.5 mm          | 240 °C + 0/–5 °C             | 225 °C + 0/–5 °C      |
| ≥ 2.5 mm          | 225 °C + 0/–5 °C             | 225 °C + 0/–5 °C      |

#### Table 13. Pb-free process - package peak reflow temperatures (from J-STD-020C)

| Package thickness | Volume mm <sup>3</sup> < 350 | Volume mm <sup>3</sup> 350 to<br>2000 | Volume mm <sup>3</sup> > 2000 |
|-------------------|------------------------------|---------------------------------------|-------------------------------|
| < 1.6 mm          | 260 °C + 0 °C                | 260 °C + 0 °C                         | 260 °C + 0 °C                 |
| 1.6 mm to 2.5 mm  | 260 °C + 0 °C                | 250 °C + 0 °C                         | 245 °C + 0 °C                 |
| ≥ 2.5 mm          | 250 °C + 0 °C                | 245 °C + 0 °C                         | 245 °C + 0 °C                 |

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

#### 13.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;

- smaller than 1.27 mm, the footprint longitudinal axis **must** be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 13.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270  $^{\circ}$ C and 320  $^{\circ}$ C.

#### **13.5** Package related soldering information

| Table 14. | Suitability of surface mount IC | packages for wave and reflow soldering |
|-----------|---------------------------------|----------------------------------------|
|           | earlashiry er earlase meant re  | paolagee let hare and letter conditing |

| Package <sup>[1]</sup>                                                                        | Soldering method                  |                       |  |  |
|-----------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|
|                                                                                               | Wave                              | Reflow <sup>[2]</sup> |  |  |
| BGA, HTSSONT <sup>[3]</sup> , LBGA, LFBGA, SQFP,<br>SSOPT <sup>[3]</sup> , TFBGA, VFBGA, XSON | not suitable                      | suitable              |  |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP,<br>HSQFP, HSSON, HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS    | not suitable <sup>[4]</sup>       | suitable              |  |  |
| PLCC <sup>[5]</sup> , SO, SOJ                                                                 | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP                                                                               | not recommended <sup>[5][6]</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO, VSSOP                                                                       | not recommended <sup>[7]</sup>    | suitable              |  |  |
| CWQCCNL <sup>[8]</sup> , PMFP <sup>[9]</sup> , WQCCNL <sup>[8]</sup>                          | not suitable                      | not suitable          |  |  |

 For more detailed information on the BGA packages refer to the (LF)BGA Application Note (AN01026); order a copy from your NXP Semiconductors sales office.

- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.

- [4] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [5] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [6] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [7] Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- [8] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- [9] Hot bar soldering or manual soldering is suitable for PMFP packages.

### 14. Abbreviations

| Table 15. | Abbreviations                                       |
|-----------|-----------------------------------------------------|
| Acronym   | Description                                         |
| CMOS      | Complementary Metal Oxide Semiconductor             |
| DDR       | Double Data Rate                                    |
| DIMM      | Dual In-line Memory Module                          |
| LVCMOS    | Low Voltage Complementary Metal Oxide Semiconductor |
| PPO       | Partial Parity Out                                  |
| PRR       | Pulse Repetition Rate                               |
| RDIMM     | Registered Dual In-line Memory Module               |
| SSTL      | Stub Series Terminated Logic                        |

## **15. Revision history**

| Document ID    | Release date                                                                                                                                                           | Data sheet status                                                                                       | Change notice             | Supersedes                     |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------|--|--|
| SSTUB32866_2   | 20061009                                                                                                                                                               | Product data sheet                                                                                      | -                         | SSTUB32866_1                   |  |  |
| Modifications: | <ul> <li>The format of<br/>NXP Semicor</li> </ul>                                                                                                                      |                                                                                                         | designed to comply with   | the new identity guidelines of |  |  |
|                | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                                                                           |                                                                                                         |                           |                                |  |  |
|                | <ul> <li>Table 1 "Ordering information": added Type number SSTUB32866EC/S</li> </ul>                                                                                   |                                                                                                         |                           |                                |  |  |
|                | <ul> <li>added Section 4.1 "Ordering options"</li> </ul>                                                                                                               |                                                                                                         |                           |                                |  |  |
|                | • Figure 3 "Pin configuration for LFBGA96" modified (added Type number SSTUB32866EC/S)                                                                                 |                                                                                                         |                           |                                |  |  |
|                | <ul> <li><u>Table 7 "Recommended operating conditions"</u>, Symbol T<sub>amb</sub>: added separate specifications for<br/>SSTUB32866EC/G and SSTUB32866EC/S</li> </ul> |                                                                                                         |                           |                                |  |  |
|                | <ul> <li><u>Table 9 "Timing requirements"</u>, description below table title: changed "See <u>Figure 2</u>." to<br/>"See <u>Section 11.1</u>."</li> </ul>              |                                                                                                         |                           |                                |  |  |
|                | Table 10 "Switching characteristics":                                                                                                                                  |                                                                                                         |                           |                                |  |  |
|                | <ul> <li>changed</li> </ul>                                                                                                                                            | parameter description of tPDI                                                                           | A from "propagation delay | " to "peak propagation delay"  |  |  |
|                | <ul> <li>changed parameter description of t<sub>PDMSS</sub> from "simultaneous switching propaga<br/>"simultaneous switching peak propagation delay"</li> </ul>        |                                                                                                         |                           |                                |  |  |
|                |                                                                                                                                                                        | a <mark>rtial parity out voltage wave</mark><br>ote: changed "V <sub>IL</sub> = V <sub>DD</sub> " to "\ |                           | times with respect to RESET    |  |  |
| SSTUB32866_1   | 20060518                                                                                                                                                               | Product data sheet                                                                                      | -                         | -                              |  |  |

## **16. Legal information**

### 16.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 16.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 17. Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: salesaddresses@nxp.com

### **NXP Semiconductors**

## **SSTUB32866**

1.8 V DDR2-800 configurable registered buffer with parity

### **18. Contents**

| 1    | General description                                                 | . 1 |
|------|---------------------------------------------------------------------|-----|
| 2    | Features                                                            | . 1 |
| 3    | Applications                                                        | . 1 |
| 4    | Ordering information                                                | . 2 |
| 4.1  | Ordering options                                                    |     |
| 5    | Functional diagram                                                  | . 3 |
| 6    | Pinning information                                                 | . 5 |
| 6.1  | Pinning                                                             | . 5 |
| 6.2  | Pin description                                                     |     |
| 7    | Functional description                                              | . 8 |
| 7.1  | Function table                                                      | . 9 |
| 8    | Limiting values                                                     | 10  |
| 9    | Recommended operating conditions                                    | 11  |
| 10   | Characteristics                                                     | 12  |
| 10.1 | Timing diagrams                                                     | 14  |
| 11   | Test information                                                    | 17  |
| 11.1 | Parameter measurement information                                   |     |
|      | for data output load circuit                                        | 17  |
| 11.2 | Data output slew rate measurement                                   |     |
|      | information                                                         | 19  |
| 11.3 | Error output load circuit and voltage                               |     |
|      | measurement information                                             | 20  |
| 11.4 | Partial parity out load circuit and voltage measurement information | 21  |
| 12   | Package outline                                                     |     |
|      | -                                                                   |     |
| 13   | Soldering                                                           | 24  |
| 13.1 | Introduction to soldering surface mount packages                    | 24  |
| 13.2 | Reflow soldering                                                    |     |
| 13.3 | Wave soldering                                                      | 24  |
| 13.4 | Manual soldering                                                    | 25  |
| 13.5 | Package related soldering information                               | 25  |
| 14   | Abbreviations                                                       | 26  |
| 15   | Revision history                                                    | 27  |
| 16   | Legal information                                                   | 28  |
| 16.1 | Data sheet status                                                   | 28  |
| 16.2 | Definitions                                                         | 28  |
| 16.3 | Disclaimers                                                         | 28  |
| 16.4 | Trademarks                                                          |     |
| 17   | Contact information                                                 |     |
| 18   | Contents                                                            | 29  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2006.

All rights reserved.



founded by

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 9 October 2006 Document identifier: SSTUB32866\_2